

### NATIONAL INSTITUTE OF TECHNOLOGY, TIRUCHIRAPPALLI

### DEPARTMENT OF COMPUTER SCIENCE AND ENGINEERING

#### Cycle Test 2: CSPC61 - Embedded Systems Architectures

Semester: VI

Section: A & B

Maximum Marks: 20

Date: 06.04.2022

**Duration: 1 Hour** 

Time: 10.00 am to 11.00 am

#### ANSWER ALL THE QUESTIONS

Note: Some MCOs may have multiple answers. In such cases, you are expected to write all the correct choices. Otherwise, no mark will be provided for that question.

- 1. Match the following (4\*0.25=1 Mark)
- A. M37267M8 Microcontroller 1. Auto vectored interrupt scheme

3,1,4,2

B. Non vectored interrupt - 2. Synchronous serial transmission

- C. I/O Bus 3. Internal circuitry for Interrupt transactions
- D. Serial peripheral interface 4. Interrupt request control signals
- 2. The parallel communication interface is responsible for \_\_\_\_\_ of receiving data being transmitted from the master CPU onto the parallel port pins and \_\_\_\_\_ of data Encoding bits transmitted from the Input device. (2\*0.5=1 Mark)
- 3. Find odd one out in terms of Board Buses. (1 Mark)
- A. Personal Computer Memory Card International Association Bus interface
- B. Non Expandable Integrated Drive Electronics (IDE) Bus
- , & Versa Modular Eurocard (VME) Bus
- D. Small Computer System Interface Bus
- 4. \_\_\_form the following(s) is/are true about the embedded hardware building blocks? (1 Mark)
- A. Dynamic central parallel arbitration is one of the bus arbitration schemes in which arbitrator are connected to all masters.
- B. In synchronous data transmission, separate clocks is not used by the serial interface of transmitter and receiver circuits.
- C. In synchronous data transmission, the state of the communication channel between the transmissions of frames is being a non-return to zero.
- . In a full duplex communication scheme, the data stream can be transmitted and received in either direction simultaneously.



## NATIONAL INSTITUTE OF TECHNOLOGY, TIRUCHIRAPPALE

# DEPARTMENT OF COMPUTER SCIENCE AND ENGINEERING

5. In embedded hardware building blocks, we are the components used to provide ability to the master CPU in configuring and monitoring the I/O Controller /

| master CPU and is used to synchronize slower I/O devices with the high speed the I/O devices have higher speed than the master CPU. (1.5 Marks) interrupts, DMA. The baud rate is (1 Mark) Status flag.  A. the bandwidth of the serial interface.  B. the total number of bits that can be transmitted.  The total number of bits per unit time that can be transmitted.  D. None of the above.  9. Which of the following combination of device driver function is correct when a hardware in an Inactive state. (1 Mark)  A. Hardware startup, enable, read  B. Hardware read, acquire write | Master CPU uses us to communicate and/or control the connected I/O devices via the I/O controller. Find out who are we? (1 Mark) Control - Status register.  6. Blocked data transferring mode (burst data transfer scheme) schemes are used in memory transaction. (0.5 Mark) could,                                                                                                                                                          |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A. Hardware startup, enable, read  B. Hardware read, acquire write                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 7 or is used to synchronize slower I/O devices with the high speed master CPU and is used to synchronize I/O devices with the master CPU when the I/O devices have higher speed than the master CPU. (1.5 Marks) information, DMA status flog,  8. The baud rate is (1 Mark)  A. the bandwidth of the serial interface.  B. the total number of bits that can be transmitted.  The total number of bits per unit time that can be transmitted. |
| M. Hardware startup, install, enable  M. Hardware startup, install, enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | A. Hardware startup, enable, read  B. Hardware read, acquire write  C. Hardware startup, release, disable, shutdown                                                                                                                                                                                                                                                                                                                            |

- **10**. Match the following (4\*0.25=1 Mark)
- A. Execution mode of device driver 1. Hardware interrupt
- B. Divide by zero trap 2. Address of the ISR
- C. Interrupt vector table 3. Edge triggered interrupts
- D. Very short or very long Interrupt signals 4. Supervisory
- 11. Identify the correct option for the given assertion and reason. (1 Mark)

Assertion: drivers are categorized in two ways. They may be Device either architecture-specific or generic. Though generic device driver manages hardware that is located on the board and not integrated onto the master processor, it has architecture-specific source code parts in it.

Reason: Because the I/O controller is the primary control unit and has access to

.4,1,2,3



### NATIONAL INSTITUTE OF TECHNOLOGY, TIRUCHIRAPPALLI

### DEPARTMENT OF COMPUTER SCIENCE AND ENGINEERING

everything on the board, there are usually architecture-specific parts of source code in a generic driver.

- A. Assertion and reason, both are true
- B. Assertion and reason are false
- Assertion is true and reason is false.
  - D. Assertion and reason are true, but this is not the correct reason for the given assertion
  - 12. Consider asynchronous transmission is happening in an embedded system. Three serial interfaces are involved in the data transmission. Assume that serial interface1 works in the bit rate 512Kbps, serial interface2 has 1024Mbps bit rate and serial interface3 at 256Mbps. Find out what is the minimum data rate can be expected from this transmission (1 Mark). Justify your answer with explanation. (1 Mark)
  - 13. Consider we have an embedded system where the serial interface at the transmitter divides the data stream into packets and encapsulated as frames with 1 start and 1 stop bit. Assume that the number of bits per character is 30. Find out the number of characters per second can be transmitted through asynchronous and synchronous serial lines with 4800bps baud rate. (2 Marks)
  - 14. Write pseudocode for I<sup>2</sup>C buffer descriptor Initialization in the implementation of onboard bus device driver. Consider you need to initialize two reception buffer and one transmission buffer in the initialization of I<sup>2</sup>C buffer descriptor. (3 Marks)
  - **15.** With neat block diagrams (1 Mark), list down the four differences (1 Mark) between Monolithic OS and Microkernel-based OS.

\*\*\*\*